# Experiment No. 7

Title: Implementation of synchronous counter using JK flips flops

Batch: B-1 Roll No.: 16010422234 Name: Chandana Ramesh Galgali

## **Experiment No.: 7**

**Aim:** Implementation of 3 bit synchronous up counter using JK flips flops

Resources needed: Trainer kit, connecting cables, Simulation software

#### **Theory:**

# **Synchronous Counter Operation**

Synchronous counters have a common clock pulse applied simultaneously to all flip-flops.

# A 2-Bit Synchronous Binary Counter

Note that both the J and K inputs are connected together. The flip-flop will toggle when both are a 1 (FF0) Also the transition at clock pulse 2 works because of propagation delay effects. Q0 is still high on the input of Q1 at the instant clock 2 hits so FF1 changes state. A short time later clock 2 has propagated through FF0 and it goes low.



Truth table of J K flip flop

| Inputs |   |          | Outputs         |                 | comments  |
|--------|---|----------|-----------------|-----------------|-----------|
| J      | K | CLK      | $\mathbf{Q_1}$  | $\mathbf{Q'}_1$ |           |
| 0      | 0 | <b>↑</b> | $Q_0$           | Q' <sub>0</sub> | No change |
| 0      | 1 | <b>↑</b> | 0               | 1               | Reset     |
| 1      | 0 | <b>↑</b> | 1               | 0               | Set       |
| 1      | 1 | <b>↑</b> | Q' <sub>0</sub> | $Q_0$           | Toggle    |

# Design procedure of Synchronous counter

- 1. Find the number of flip-flops.
- 2. Write the count sequence in tabular form
- 3. Determine the flip-flop inputs which must be present for the desired next state from the present state using the excitation table of the flip-flops.
- 4. Prepare K-map for each flip-flop input in terms of flip-flop outputs as the input variables.
- 5. Simplify the K-maps and get the minimized expressions for each flip-flop input.
- 6. Connect the circuit using flip-flops and other gates corresponding to the minimized expression

#### **Procedure:**

- 1. Design a 3 bit synchronous up counter using JK flip-flop as per the design procedure mentioned in theory.
- 2. Simulate the logic design using JK flip-flops on the simulation software.
- 3. Verify the output of the designed and simulated counter for the proper sequence.
- 4. Generate the output timing diagram on a simulator.
- 5. Upload Schematic and Timing Diagram generated on Simulator on Google classroom

**Observations and Results:** Observe the UP counter timing diagram as per actual outputs and identify the changes needed in the counter circuit to make the circuit work as a 3 bit Down counter.



## KJSCE/IT/SYBTECH/SEMIII/DiS/2023-24







#### Post Lab:

Q1. Analyse the following 3 bit synchronous Up/Down Counter Schematic diagram and timing diagram with Assumption M=1 for Up count and M=0 for Down count write the working of the same.



#### KJSCE/IT/SYBTECH/SEMIII/DiS/2023-24

A 3-bit synchronous Up/Down counter is a digital circuit that can count up or down based on the input signals. It consists of three flip-flops, labeled as FF2, FF1, and FF0, representing the most significant bit (MSB), middle bit, and least significant bit (LSB) respectively.

The counter has two control inputs: M and CLK. M determines the direction of counting, where M=1 represents an Up count and M=0 represents a Down count. CLK is the clock input that synchronizes the counter's operation.

## 1. Up Count (M=1):

- Initially, all flip-flops are reset to 0.
- When CLK transitions from low to high, the counter increments by 1.
- The LSB (FF0) toggles on each rising edge of CLK.
- When FF0 transitions from 1 to 0, it triggers the middle bit (FF1) to toggle.
- Similarly, when FF1 transitions from 1 to 0, it triggers the MSB (FF2) to toggle.
- This way, the counter counts up in binary from 000 to 111 and then wraps back to 000.

### 2. Down Count (M=0):

- Similar to the Up count, all flip-flops are initially reset to 0.
- When CLK transitions from low to high, the counter decrements by 1.
- The LSB (FF0) toggles on each rising edge of CLK.
- When FF0 transitions from 0 to 1, it triggers the middle bit (FF1) to toggle.
- Similarly, when FF1 transitions from 0 to 1, it triggers the MSB (FF2) to toggle.
- This way, the counter counts down in binary from 111 to 000 and then wraps back to 111.

The timing diagram shows the clock signal (CLK) and the outputs of the three flip-flops (FF2, FF1, and FF0) over time, illustrating the transitions and changes in the counter's state.

Outcomes: Design the combinational and sequential circuits using basic building blocks.

**Conclusion:** We could successfully implement a 3 bit synchronous up counter using JK flip flops.

Grade: AA / AB / BB / BC / CC / CD /DD

Signature of faculty in-charge with date

#### **References:**

#### **Books/ Journals/ Websites:**

- 1. R. P. Jain, "Modern Digital Electronics", Tata McGraw Hill.
- 2. <a href="http://www.electronics-tutorials.ws/counter/count/4.html">http://www.electronics-tutorials.ws/counter/count/4.html</a>